mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git
synced 2026-05-05 22:55:53 -04:00
arm64: dts: qcom: sa8775p: add missing spi nodes
Add the missing nodes of the SPI buses present on sa8775p platform. Signed-off-by: Shazad Hussain <quic_shazhuss@quicinc.com> Signed-off-by: Bjorn Andersson <andersson@kernel.org> Link: https://lore.kernel.org/r/20230526133122.16443-4-quic_shazhuss@quicinc.com
This commit is contained in:
committed by
Bjorn Andersson
parent
ee2f5f906d
commit
1b2d7ad5ac
@@ -511,6 +511,27 @@ &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi14: spi@880000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x880000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c15: i2c@884000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x884000 0x0 0x4000>;
|
||||
@@ -532,6 +553,27 @@ &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi15: spi@884000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x884000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c16: i2c@888000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x888000 0x0 0x4000>;
|
||||
@@ -595,6 +637,27 @@ &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi17: spi@88c000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x88c000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
uart17: serial@88c000 {
|
||||
compatible = "qcom,geni-uart";
|
||||
reg = <0x0 0x0088c000 0x0 0x4000>;
|
||||
@@ -631,6 +694,27 @@ &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi18: spi@890000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x890000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c19: i2c@894000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x894000 0x0 0x4000>;
|
||||
@@ -652,6 +736,27 @@ &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi19: spi@894000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x894000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 587 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c20: i2c@898000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x898000 0x0 0x4000>;
|
||||
@@ -672,6 +777,27 @@ &config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi20: spi@898000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x898000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 834 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP2_S6_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_2 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_2 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
qupv3_id_0: geniqup@9c0000 {
|
||||
@@ -707,6 +833,27 @@ &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi0: spi@980000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x980000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 550 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c1: i2c@984000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x984000 0x0 0x4000>;
|
||||
@@ -728,6 +875,27 @@ &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi1: spi@984000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x984000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 551 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c2: i2c@988000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x988000 0x0 0x4000>;
|
||||
@@ -749,6 +917,27 @@ &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi2: spi@988000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x988000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 529 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c3: i2c@98c000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x98c000 0x0 0x4000>;
|
||||
@@ -770,6 +959,27 @@ &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi3: spi@98c000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x98c000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 530 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c4: i2c@990000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x990000 0x0 0x4000>;
|
||||
@@ -791,6 +1001,27 @@ &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi4: spi@990000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x990000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 531 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c5: i2c@994000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0x994000 0x0 0x4000>;
|
||||
@@ -811,6 +1042,27 @@ &config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi5: spi@994000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0x994000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 535 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_0 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_0 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
qupv3_id_1: geniqup@ac0000 {
|
||||
@@ -846,6 +1098,27 @@ &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi7: spi@a80000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0xa80000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c8: i2c@a84000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0xa84000 0x0 0x4000>;
|
||||
@@ -867,6 +1140,27 @@ &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi8: spi@a84000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0xa84000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c9: i2c@a88000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0xa88000 0x0 0x4000>;
|
||||
@@ -888,6 +1182,27 @@ &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi9: spi@a88000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0xa88000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c10: i2c@a8c000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0xa8c000 0x0 0x4000>;
|
||||
@@ -909,6 +1224,27 @@ &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi10: spi@a8c000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0xa8c000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
uart10: serial@a8c000 {
|
||||
compatible = "qcom,geni-uart";
|
||||
reg = <0x0 0x00a8c000 0x0 0x4000>;
|
||||
@@ -946,6 +1282,27 @@ &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi11: spi@a90000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0xa90000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
i2c12: i2c@a94000 {
|
||||
compatible = "qcom,geni-i2c";
|
||||
reg = <0x0 0xa94000 0x0 0x4000>;
|
||||
@@ -967,6 +1324,27 @@ &config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi12: spi@a94000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0xa94000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_1 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre2_noc MASTER_QUP_1 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
uart12: serial@a94000 {
|
||||
compatible = "qcom,geni-uart";
|
||||
reg = <0x0 0x00a94000 0x0 0x4000>;
|
||||
@@ -1036,6 +1414,27 @@ &config_noc SLAVE_QUP_3 QCOM_ICC_TAG_ALWAYS>,
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
|
||||
spi21: spi@b80000 {
|
||||
compatible = "qcom,geni-spi";
|
||||
reg = <0x0 0xb80000 0x0 0x4000>;
|
||||
#address-cells = <1>;
|
||||
#size-cells = <0>;
|
||||
interrupts = <GIC_SPI 831 IRQ_TYPE_LEVEL_HIGH>;
|
||||
clocks = <&gcc GCC_QUPV3_WRAP3_S0_CLK>;
|
||||
clock-names = "se";
|
||||
interconnects = <&clk_virt MASTER_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS
|
||||
&clk_virt SLAVE_QUP_CORE_3 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS
|
||||
&config_noc SLAVE_QUP_3 QCOM_ICC_TAG_ALWAYS>,
|
||||
<&aggre1_noc MASTER_QUP_3 QCOM_ICC_TAG_ALWAYS
|
||||
&mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>;
|
||||
interconnect-names = "qup-core",
|
||||
"qup-config",
|
||||
"qup-memory";
|
||||
power-domains = <&rpmhpd SA8775P_CX>;
|
||||
status = "disabled";
|
||||
};
|
||||
};
|
||||
|
||||
ufs_mem_hc: ufs@1d84000 {
|
||||
|
||||
Reference in New Issue
Block a user